# **Tanner S-Edit Schematic Capture**



Tanner S-Edit Schematic capture design and simulation cockpit shows schematics, simulation waveforms, model parameters, and simulation settings; the tool is easy to use and has the power to handle complex mixed-signal IC design capture.

#### A Complete IC Design Capture Environment

Tanner S-Edit is an easy-to-use design environment for schematic capture and design entry. It gives you the power you need to handle your most complex mixed-signal IC design capture. S-Edit is tightly integrated with Tanner T-Spice simulation, the Tanner L-Edit IC layout tool and the Tanner Verify DRC and LVS tool. S-Edit helps you meet the demands of today's fast-paced market by optimizing your productivity and speeding your concepts to silicon. A faster design cycle gives you more flexibility in moving to an optimal solution, freeing up more time and resources for process corner validation. The results are less risk downstream, higher yield and quicker time to market.

#### Schematic Capture for the Most Complex Mixed-Signal IC Design

- Bus support speeds the creation of mixed-signal designs
- Advanced array support enables easy creation and editing of memory, imaging, or circuits with repetitive blocks
- Rubberband connectivity editing with snap to pin (hotspots) enables faster design modifications
- S-Edit displays evaluated parameters in real time over the course of the design process; parameters with formulas based on other circuit parameters can be displayed or evaluated
- Auto symbol generation enables you to easily create symbols from schematics and synchronize any changes
- All actions are fully scriptable through the TCL/Tk command language
- Recordable scripts enable you to automate tasks or expand the tool for application-specific needs

## DATASHEET

#### **FEATURES AND BENEFITS:**

- Handles your most complex, fullcustom IC schematic capture
- Integration with SPICE simulation allowing waveform cross-probing and direct viewing of operating point simulation results in the schematic
- Export formats: SPICE, EDIF, Verilog and VHDL
- Import formats: OpenAccess, EDIF with automatic conversion of Mentor, Cadence, Laker and ViewDraw EDIF schematics, SPICE and Verilog
- Cross-probe between schematic, layout and LVS report with net/ device highlighting
- Configurable schematic Electrical Rule Checks (ERC)
- Multiple-views per cell including: SPICE, schematic, Verilog, Verilog-A and Verilog-AMS views
- Advanced array and bus support
- Integrated with Tanner L-Edit Schematic Driven Layout (SDL) module to speed the layout and ECO process
- Multiple library support with integrated library browser
- Fully scriptable and expandable using TCL/Tk command language
- Offers easy interoperability with third-party tools and legacy data
- Platform independence on Windows or Linux
- Ease of use: intuitive and quick learning curve
- Unparalleled customer support
- Flexible licensing



- Replayable logs permit recovery if there is an unexpected network or hardware failure
- S-Edit performs net highlighting and keeps the net highlighted as you move through the hierarchy
- Cross-probe between schematic, layout, and LVS report to highlight nets or devices
- Schematic ERC enables you to check your design for common errors such as undriven nets, unconnected pins and nets driven by multiple outputs; the design checks are fully configurable, including custom validation scripts

#### **Tight Integration with Simulation**

- Drive the simulator from within the schematic capture environment. This allows for viewing operating point results directly on the schematic, viewing small signal parameter of devices, viewing model parameters, and performing waveform cross-probing to view node voltages and device terminal currents or charges.
- S-Edit creates an efficient flow for the iterative loop of design, simulation, analysis, and tweaking of circuit parameters. Focus on the design and not on data processing, thereby speeding up the design process.

# Easy Interoperability with Third-Party Tools and Legacy Data

- S-Edit imports schematics via OpenAccess or via EDIF from third-party tools, including Mentor, Cadence, Laker and ViewDraw with automatic conversion of schematics and properties for seamless integration of legacy data
- Netlists can be exported in flexible, user-configurable formats, including SPICE and CDL variants, EDIF, structural Verilog, and structural VHDL
- Library support in S-Edit maximizes the reuse of IP developed in previous projects, or imported from thirdparty vendors

#### **Powerful and Easy-To-Use Interface**

- S-Edit makes front-end design capture easier and more productive
- A fully user-programmable design environment allows you to remap hotkeys, create new toolbars, and customize the view to your preference — all in a streamlined GUI
- The complete user interface is available in multiple languages, including English, Japanese, and Simplified and Traditional Chinese
- S-Edit provides Unicode support; all user data can be entered in international character sets

#### **Cost-Effective**

- S-Edit provides an ideal performance-to-cost ratio, allowing you to maximize the number of designers on a project
- Since S-Edit runs on Windows and Linux platforms, designers can work on cost-effective workstations or laptops; this means you can take your work with you anywhere, even home, and continue working to meet time-to-market pressures
- Available in two configurations: full schematic editor and schematic viewer

## For the latest product information, contact us at: www.mentor.com, (800) 547-3000

©2015 Mentor Graphics Corporation, all rights reserved. This document contains information that is proprietary to Mentor Graphics Corporation and may be duplicated in whole or in part by the original recipient for internal business purposes only, provided that this entire notice appears in all copies. In accepting this document, the recipient agrees to make every reasonable effort to prevent unauthorized use of this information. All trademarks mentioned in this document are the trademarks of their respective owners.

Corporate Headquarters Mentor Graphics Corporation 8005 SW Boeckman Road Wilsonville, OR 97070-7777 Phone: 503.685.7000 Fax: 503.685.1204

**Sales and Product Information** Phone: 800.547.3000 sales\_info@mentor.com

Silicon Valley
Mentor Graphics Corporation
46871 Bayside Parkway
Fremont, CA 94538 USA
Phone: 510.354.7400
Fax: 510.354.7467

North American Support Center Phone: 800 547 4303 Europe Mentor Graphics Deutschland GmbH Arnulfstrasse 201 80634 Munich Germany Phone: +49.89.57096.0 Fax: +49.89.57096.400 Pacific Rim Mentor Graphics (Taiwan) 11F, No. 120, Section 2, Gongdao 5th Road HsinChu City 300, Taiwan, ROC

Phone: 886.3.513.1000 Fax: 886.3.573.4734 Japan Mentor Graphics Japan Co., Ltd. Gotenyama Garden

Gotenyama Garden 7-35, Kita-Shinagawa 4-chome Shinagawa-Ku, Tokyo 140-0001 Japan

Phone: +81.3.5488.3033 Fax: +81.3.5488.3004 **Mentor** Graphics

MGC 07-15 1033520-w